## Reza Mosayebi

Staff Engineer, Synopsys Inc., Mississauga, ON, Canada

2 + 1(604)338-6320 G rezamosayebi90@gmail.com in LinedIn G Github

| Professional<br>Summary          | Experienced researcher with a strong background in optical, wireless, and biomedical communication systems. Expertise in digital signal processing (DSP) and machine learning (ML) applications. Skilled in developing high-speed serial-link transceivers, creating physical layer transceiver architectures, and specifying link budgets and block-level specifications for serializer/deserializer (SerDes) IP components for Ethernet and PCIe6. Proficient in high-level modeling, performance simulations, jitter tolerance investigations, and developing adaptation algorithms. Eager to leverage my DSP and ML skills in a challenging role to drive technological innovation.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |
|----------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Relevant Skills<br>and Knowledge | <ul> <li>High-Speed SerDes Systems: Expertise in developing physical layer transceiver architectures specifying link budgets, and defining block-level specifications for SerDes IP components for Ethernet and PCIe6. Proficient in high-level modeling (analytical and time domain), performance simulations, jitter tolerance investigations, and developing DSP and adaptation algorithms.</li> <li>Optical/Wireless Communications &amp; DSP: Highly skilled in fiber optic and 5G systems, with mastery in advanced DSP algorithms including channel estimation, linear and decision-feedback equalizers, optimal and near-optimal detection schemes, multi-user massive MIMO systems, beamforming and precoding, power control and power allocation, effective nonlinearity mitigation, interference cancellation, and phase and timing recovery.</li> <li>Error Correction: Extensive experience in developing real-time decoders for forward error correction (FEC) codes, including LDPC, TPC, BCH, Reed-Solomon, and Convolutional codes.</li> <li>Machine Learning: Proficient in ML techniques such as transfer learning (TL), deep neural networks (DNNs), long short-term memory (LSTM), and convolutional neural networks (CNNs), using PyTorch, across various applications like classification, regression, and dimension reduction.</li> <li>Programming: Expert in MATLAB, Python, and C++ programming.</li> </ul> |
| WORK<br>EXPERIENCE               | Synposys Inc, Mississauga, Canada<br>Staff Analog & Mixed-Signal Circuit Design Engineer Mar. 2024 – Present                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |
|                                  | As part of the System and Architecture team in R&D, I help develop high-speed serial-link transceivers.<br>My responsibilities include creating the physical layer transceiver architecture, specifying link budgets,<br>and defining block-level specifications for advanced high-speed data protocols. My key duties include:                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |
|                                  | <ul> <li>Contributing to the design and development of SerDes IP architecture for PCIe6 and Ethernet, including the analog front-end equalizer (AFE), clock data recovery (CDR), feed-forward equalizer (FFE), decision feedback equalizer (DFE), and maximum likelihood sequence detection (MLSD).</li> <li>Conducting comprehensive performance simulations to evaluate link margins, bit error rates (BER), signal-to-noise ratios (SNR), inter-symbol interference (ISI), and jitter tolerance across various operational scenarios. I have extensive experience in analyzing link budgets for both NRZ and PAM4 high-speed serial links.</li> <li>Mastering advanced adaptation algorithms and collaborating closely with Analog, Digital, DSP designers, and Firmware engineers to ensure accurate implementation.</li> <li>Developing expertise in high-speed receiver/transmitter (Rx/Tx) SerDes PHY circuit topologies, including a deep understanding of Tx/Rx equalization techniques, CDR architectures, and loop dynamics. I am well-versed in high-speed serial data protocols such as PCIe and Ethernet.</li> </ul>                                                                                                                                                                                                                                                                                                     |
|                                  | The University of British Columbia, Vancouver, CanadaPostdoctoral Research FellowMar. 2022 – Feb. 2024                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |
|                                  | <ul> <li>Crafted a DNN scheme to simultaneously mitigate PDL and nonlinearity in optical communication.<br/>Achieved a substantial 0.3 dB improvement in Q-factor compared to the state-of-the-art model.</li> <li>Leveraged TL to fine-tune the DNN for optical network enhancement, effectively managing PDL and RSOP-induced time-varying changes, resulting in a remarkable 1 dB Q-factor improvement.</li> <li>Constructed NN-based solutions to enhance carrier phase recovery in optical fiber communication, significantly improving signal to noise ratio performance.</li> </ul>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |

• Introduced an anomaly detection strategy in optical communication systems, proactively enhancing network reliability and minimizing potential issues.

Postdoctoral Teaching Fellow

• Instructor for the "Error Control Coding for Communications and Computers" course.

## The University of Pompeu Fabra, Barcelona, Spain

Postdoctoral Fellow

- Devised a linear receiver for cell-free C-RANs, enhancing interference rejection, outperforming MF beamforming, while maintaining lower computational costs and scalability compared to MMSE.
- Assessed precoding techniques for massive MIMO C-RAN downlink, confirming that pseudo-inversion is near-optimal in various operational regimes, balancing performance and computational cost.
- . Developed scalable policies for uplink power control and downlink power allocation in cell-free networks, enabling a tunable trade-off between performance and fairness by adjusting parameters.

## Faraz Ertebat, Co., Tehran, Iran

Senior System Engineer

• Led project management while concurrently providing mentorship to several engineers.

System Engineer (part-time)

- Engineered sophisticated receivers for wireless communication systems, encapsulating aspects like modulation recognition, resampling, timing and phase recovery, FEC codes decoding (including LDPC, TPC, BCH, Reed-Solomon, and Convolutional codes).
- Explored and implemented interference cancellation methods in satellite communication systems.

| Education                | Sharif University of Technology, Tehran, Iran                                                                                                                                                                                                                                          |                      |  |
|--------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------|--|
|                          | <ul> <li>Doctor of Philosophy in Electrical Engineering</li> <li>Feb. 2014 – Sep.</li> <li>Thesis: "Efficient detection schemes in molecular communication (MC) networks"</li> </ul>                                                                                                   | 2018                 |  |
|                          | Master of Science in Electrical Engineering – Communication SystemsSep. 2012 – Feb.• Thesis: "Efficient methods for transmission and reception of information in MC systems"                                                                                                           | 2014                 |  |
|                          | Bachelor of Science in Electrical Engineering – CommunicationsSep. 2008 – Sep.• Research: "Effective NN models for the classification of human chromosomes"                                                                                                                            | 2012                 |  |
| Selected<br>Publications | [J1] <b>R. Mosayebi</b> and L. Lampe, "Deep neural network for joint nonlinearity compensation and<br>larization tracking in the presence of PDL," <i>Journal of Lightwave Technology</i> , vol. 42, no. 10<br>3747-3759, 15 May 2024.                                                 | d po-<br>), pp.      |  |
|                          | [J2] R. Mosayebi, M. Mojahedian, and A. Lozano, "Linear interference cancellation for the cel<br>C-RAN uplink," in <i>IEEE Transactions on Wireless Communications</i> , vol. 20, no. 3, pp. 1544-<br>Mar. 2021.                                                                       | l-free<br>1556,      |  |
|                          | [J3] R Nikbakht, <b>R. Mosayebi</b> , and A. Lozano, "Uplink fractional power control and downlink p<br>allocation for cell-free networks," <i>IEEE Wireless Communications Letters</i> , vol. 9, no. 6, pp. 774<br>Jan. 2020.                                                         | oower<br>1-777,      |  |
|                          | [J4] <b>R. Mosayebi</b> , H. Arjmandi, A. Gohari, M. Nasiri-Kenari, and U. Mitra, "Receivers for diff<br>based molecular communication: Exploiting memory and sampling Rate," <i>IEEE Journal on Se</i><br><i>Areas in Communications</i> , vol. 32, no. 12, pp. 2368-2380, Dec. 2014. | usion<br>lected      |  |
|                          | Full list of publications available at: [GoogleScholar].                                                                                                                                                                                                                               |                      |  |
| Honors and<br>Awards     | Exemplary Reviewer of IEEE TRANSACTIONS ON COMMUNICATIONS<br>Exemplary Reviewer of IEEE COMMUNICATIONS LETTERS<br>Ranked <b>123<sup>rd</sup></b> in the <i>Iran National Matriculation Exam</i> out of more than 280,000 Candidates                                                    | 2022<br>2020<br>2008 |  |

Sep. 2019 - Sep. 2021

Jul. 2012 – Jul. 2017

Apr. 2018 - Jun. 2019